## nRF21540 **Product Specification** v1.0 ## Key features #### **Key features:** - Front-end module with RF PA and LNA - Supports Bluetooth<sup>®</sup> Low Energy, IEEE 802.15.4, and proprietary applications - Max output power 22 dBm - Adjustable output power to ±1 dB from 5 to 21 dBm - User programmable modes for TX gain - Non-volatile memory storage for gain settings - Dual antenna port with antenna diversity support - Receive gain +13 dB - Single-ended 50 $\Omega$ matched input and output - 110 mA @ +20 dBm output power - 38 mA @ +10 dBm output power - Control interface via I/O, SPI, or a combination of both - Supply voltage 1.7 to 3.6 V, suitable for 1.8 V ±5% systems - Operating temperature -40°C to 105°C - Package variant QFN16 4 x 4 mm #### **Applications:** - Smart Home applications - Industrial and factory automation - Asset tracking - Advanced CE remote controls - Sports and fitness - Toys - Medical - Beacons 4446\_194 v1.0 ii ## Contents | 5.1 Operational states 5.2 Antenna control 5.3 State transition timing 5.4 TX power control 5.5 UICR programming 6 SPI interface 7 Electrical specification 7.1 Electrical specification 7.1.2 RX 7.1.3 TX 7.1.4 SPI timing specification 7.2 Typical characteristics 8 Register interface 8.1 Registers 8.1.1 CONFREG0 8.1.2 CONFREG1 8.1.3 CONFREG1 8.1.3 CONFREG2 8.1.4 CONFREG3 8.1.5 PARTNUMBER 8.1.6 HW_REVISION 8.1.7 HW_IDD 8.1.8 HW_ID1 | | Key features. | . ii | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | 2.1 Document status 2.2 Register tables 2.2.1 Fields and values 2.2.2 Permissions 2.3 Registers 2.3.1 DUMMY 3 Product overview 4 Block diagram. 5 Device control. 5.1 Operational states 5.2 Antenna control. 5.3 State transition timing. 5.4 TX power control. 5.5 UICR programming. 6 SPI interface. 7 Electrical specification. 7.1 Electrical specification. 7.1.1 Current consumption. 7.1.2 RX 7.1.3 TX 7.1.4 SPI timing specification. 7.2 Typical characteristics. 8 Register interface. 8.1 Registers 8.1.1 CONFREG. 8.1.2 CONFREG. 8.1.3 CONFREG. 8.1.4 CONFREG. 8.1.5 PARTNUMBER 8.1.6 HW, REVISION. 8.1.7 HW_IDO. 8.1.8 HW_IDI. 9 Hardware and layout. 9.1 Pin assignments. | 1 | Revision history. | . 5 | | 5.1 Operational states 5.2 Antenna control 5.3 State transition timing 5.4 TX power control 5.5 UICR programming 6 SPI interface 7 Electrical specification 7.1 Electrical specification 7.1.2 RX 7.1.3 TX 7.1.4 SPI timing specification 7.2 Typical characteristics 8 Register interface 8.1 Registers 8.1.1 CONFREG0 8.1.2 CONFREG1 8.1.3 CONFREG2 8.1.4 CONFREG3 8.1.5 PARTNUMBER 8.1.6 HW_REVISION 8.1.7 HW_IDO 8.1.8 HW_ID1 9 Hardware and layout 9.1 Pin assignments | 3 | 2.1 Document status 2.2 Register tables 2.2.1 Fields and values 2.2.2 Permissions 2.3 Registers 2.3.1 DUMMY Product overview | . 6<br>. 6<br>. 7<br>. 7 | | 7 Electrical specification. 7.1 Electrical specification 7.1.1 Current consumption 7.1.2 RX 7.1.3 TX 7.1.4 SPI timing specification 7.2 Typical characteristics 8 Register interface. 8.1 Registers 8.1.1 CONFREG0 8.1.2 CONFREG1 8.1.3 CONFREG2 8.1.4 CONFREG3 8.1.5 PARTNUMBER 8.1.6 HW_REVISION 8.1.7 HW_ID0 8.1.8 HW_ID1 9 Hardware and layout. 9.1 Pin assignments | 5 | 5.1 Operational states | . 10<br>11<br>11 | | 7.1 Electrical specification 7.1.1 Current consumption 7.1.2 RX 7.1.3 TX 7.1.4 SPI timing specification 7.2 Typical characteristics 8 Register interface 8.1 Registers 8.1.1 CONFREGO 8.1.2 CONFREG1 8.1.3 CONFREG2 8.1.4 CONFREG3 8.1.5 PARTNUMBER 8.1.6 HW_REVISION 8.1.7 HW_IDO 8.1.8 HW_ID1 9 Hardware and layout 9.1 Pin assignments | 6 | SPI interface. | 15 | | 8.1 Registers 8.1.1 CONFREGO 8.1.2 CONFREG1 8.1.3 CONFREG2 8.1.4 CONFREG3 8.1.5 PARTNUMBER 8.1.6 HW_REVISION 8.1.7 HW_IDO 8.1.8 HW_ID1 9 Hardware and layout 9.1 Pin assignments | 7 | 7.1 Electrical specification | 17<br>17<br>17<br>17<br>17 | | 9.1 Pin assignments | 8 | 8.1 Registers 8.1.1 CONFREG0 8.1.2 CONFREG1 8.1.3 CONFREG2 8.1.4 CONFREG3 8.1.5 PARTNUMBER 8.1.6 HW_REVISION 8.1.7 HW_ID0 | 20<br>20<br>21<br>21<br>21<br>22<br>22 | | 9.2.1 QFN 4 x 4 mm package | 9 | 9.1 Pin assignments | | 4446\_194 v1.0 iii | 13 | Legal notices | 34 | |----|-------------------------------------------------|----------------| | | 12.2 Box labels | 29<br>30<br>31 | | 12 | 12.1 Package marking | | | | Absolute maximum ratings. Ordering information | | | 11 | A la calluta magnina una matina da | 20 | | 10 | Recommended operating conditions. | 27 | | | 9.3 Reference circuitry | 25 | 4446\_194 v1.0 iv # 1 Revision history | Date | Version | Description | |-------------|---------|---------------| | August 2020 | 1.0 | First release | ## 2 About this document This document is organized into chapters that are based on the modules and peripherals available in the IC. #### 2.1 Document status The document status reflects the level of maturity of the document. | Document name | Description | | |---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Objective Product Specification (OPS) | Applies to document versions up to 1.0. This document contains target specifications for product development. | | | Product Specification (PS) | Applies to document versions 1.0 and higher. This document contains final product specifications. Nordic Semiconductor ASA reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | | Table 1: Defined document names ### 2.2 Register tables Individual registers are described using register tables. These tables are built up of two sections. The first three colored rows describe the position and size of the different fields in the register. The following rows describe the fields in more detail. #### 2.2.1 Fields and values The **Id** (Field Id) row specifies the bits that belong to the different fields in the register. If a field has enumerated values, then every value will be identified with a unique value id in the **Value Id** column. A blank space means that the field is reserved and read as undefined, and it also must be written as 0 to secure forward compatibility. If a register is divided into more than one field, a unique field name is specified for each field in the **Field** column. The **Value Id** may be omitted in the single-bit bit fields when values can be substituted with a Boolean type enumerator range, e.g. true/false, disable(d)/enable(d), on/ off, and so on. Values are usually provided as decimal or hexadecimal. Hexadecimal values have a 0x prefix, decimal values have no prefix. The **Value** column can be populated in the following ways: - Individual enumerated values, for example 1, 3, 9. - Range of values, e.g. [0..4], indicating all values from and including 0 and 4. - Implicit values. If no values are indicated in the **Value** column, all bit combinations are supported, or alternatively the field's translation and limitations are described in the text instead. If two or more fields are closely related, the **Value Id**, **Value**, and **Description** may be omitted for all but the first field. Subsequent fields will indicate inheritance with '..'. A feature marked **Deprecated** should not be used for new designs. #### 2.2.2 Permissions Different fields in a register might have different access permissions enforced by hardware. The access permission for each register field is documented in the **Access** column in the following ways: | Access | Description | Hardware behavior | |--------|-----------------|------------------------------------------------------------------------------------------------------------------------| | RO | Read-only | Field can only be read. A write will be ignored. | | WO | Write-only | Field can only be written. A read will return an undefined value. | | RW | Read-write | Field can be read and written multiple times. | | W1 | Write-once | Field can only be written once per reset. Any subsequent write will be ignored. A read will return an undefined value. | | RW1 | Read-write-once | Field can be read multiple times, but only written once per reset. Any subsequent write will be ignored. | Table 2: Register field permission schemes ## 2.3 Registers | Register | Offset | Description | |----------|--------|---------------------------------------------------| | DUMMY | 0x514 | Example of a register controlling a dummy feature | Table 3: Register overview #### 2.3.1 DUMMY Address offset: 0x514 Example of a register controlling a dummy feature | Bit r | number | | 31 30 29 28 27 26 | 5 25 2 | 4 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 | 3 2 1 0 | |-------|---------------|--------------|-------------------|--------|------------------------------------------------------------|------------| | ID | | | D D | D D | C C C B | АА | | Rese | et 0x00050002 | | 0 0 0 0 0 0 | 0 0 | 0 0 0 0 0 1 0 1 0 0 0 0 0 0 0 0 0 0 0 | 0 0 1 0 | | | | | | | | | | Α | RW FIELD_A | | | | Example of a read-write field with several enumerated | | | | | | | | values | | | | | Disabled | 0 | | The example feature is disabled | | | | NormalMode | | 1 | | The example feature is enabled in normal mode | | | | | ExtendedMode | 2 | | The example feature is enabled along with extra | | | | | | | | functionality | | | В | RW FIELD_B | | | | Example of a deprecated read-write field | Deprecated | | | | Disabled | 0 | | The override feature is disabled | | | | | Enabled | 1 | | The override feature is enabled | | | С | RW FIELD_C | | | | Example of a read-write field with a valid range of values | | | | | ValidRange | [27] | | Example of allowed values for this field | | | D | RW FIELD_D | | | | Example of a read-write field with no restriction on the | | | | | | | | values | | | | | | | | | | ## 3 Product overview nRF21540 is an RF front-end module suitable for Bluetooth Low Energy and IEEE 802.15.4 range extension. Device features include a configurable gain Power amplifier (PA) in the transmit path (TX) and a Low noise amplifier (LNA) in the receive path (RX). Single-ended operation on both **TRX** and **ANT1/2** ports is supported and requires only three external components (for single antenna operation) for the RF path. The device is controlled through a set of input pins. Alternatively, the device can be controlled by writing to internal control registers through the SPI interface. The two antenna ports enable applications using antenna diversity and can be selected using pin **ANT SEL**. Highly configurable gain in Transmit state enables the application to implement adaptive gain control algorithms. Gain settings can be stored for factory device calibration to user configurable output power through on-board non-volatile memory. # 4 Block diagram The block diagram illustrates the overall system. Figure 1: nRF21540 Block diagram ## 5 Device control nRF21540 uses an internal state machine to control the operation of the device. The state machine can be controlled through direct pin control or through the built in SPI slave interface. ### 5.1 Operational states This section describes how nRF21540 can be set to different operational states. When **PDN** is set to 0, the device is in Power-down state. When **PDN** is set to 1, the device is activated and enters Program state. All registers will contain reset values when the device enters Program state. It can be set to any other state (Receive, Transmit, and UICR Program) using pin control or the SPI interface. State transitions are controlled by pins **PDN**, **RX\_EN**, and **TX\_EN** or bit fields in SPI registers CONFREGO and CONFREG1. State transitions are shown in the following figure. For timings required when switching between operating states, see State transition timing on page 11. When the device is in Receive state, the receive path is active and the transmit path is disabled. In the Receive state, the LNA is enabled. When the device is in the Receive state, CSN needs to be driven low as shown in Figure 3: Pin control RX state on page 12. When the device is in Transmit state, the transmit path is enabled and the receive path is disabled. In Transmit state, the PA is enabled. The device features a configurable TX output power, see TX power control on page 13 for details. Note: Enabling multiple states simultaneously is not supported. UICR Program state enables programming of default settings for TX power control to UICR EFUSE (one time programmable memory). UICR Program state is accessed from Program state by writing specific values to register CONFREG1. Registers CONFREG2 and CONFREG3 are where bit programming definition and triggering of UICR EFUSE programming can take place. See UICR programming on page 13 for more details about UICR programming. The SPI register interface is described in detail in SPI interface on page 15. Figure 2: State diagram | State | Symbol | Description | |--------------|--------|--------------------------------------------------------------------------------------------------------------------| | Power-down | PD | The device is in Power-down state. | | Program | PG | The device can be configured and set to other states. | | UICR program | UICR | User defined initialization values for POUTA_SEL, POUTA_UICR, POUTB_SEL, and POUTB_UICR can be configured to UICR. | | Receive | RX | The RX path is enabled. CSN = 0 | | Transmit | TX | The TX path is enabled. | Table 4: Operating states description #### 5.2 Antenna control **ANT\_SEL** selects the antenna interface used during RX or TX. Antenna interface control is specified in the following table. | State | ANT_SEL | Description | | |-------------------------------------------------|---------|--------------------------------------------|--| | Power-down | X | Antenna switches disabled (i.e. isolating) | | | Program X Antenna switches disabled (i.e. isola | | Antenna switches disabled (i.e. isolating) | | | UICR program | X | Antenna switches disabled (i.e. isolating) | | | Receive | 0 | ANT1 enabled, ANT2 disabled | | | Receive | 1 | ANT1 disabled, ANT2 enabled | | | Transmit | 0 | ANT1 enabled, ANT2 disabled | | | HallSillit | 1 | ANT1 disabled, ANT2 enabled | | Table 5: Antenna switch control with ANT\_SEL in different states ### 5.3 State transition timing Settling time requirements when switching between operational states are defined in the following table. When using SPI control, the maximum settling time is defined from the falling edge of SPI clock cycle 16. For more details on SPI, see SPI interface on page 15. Note: GPIO control is faster than SPI control. | Symbol | Parameter | Note | Max. | Unit | |--------------------------|--------------------------------------------------|------------------------------------------------------------|------|------| | $T_{PD \rightarrow PG}$ | Settling time from state PD to PG | Triggered by PDN | 17.5 | μs | | $T_{PG \rightarrow TRX}$ | Settling time from state PG to TX or RX | Triggered by RX_EN, TX_EN, or through SPI register control | 10.5 | μς | | $T_{TRX \rightarrow PG}$ | Power-off time when changing from RX or TX to PG | Triggered by RX_EN, TX_EN, or through SPI register control | 3 | μs | | $T_{PG \rightarrow PD}$ | Settling time from state PG to PD | Triggered by PDN | 10 | μs | Table 6: Settling times When the device is in the Receive state, **CSN** needs to be driven low. An example of RX timing using an **RX EN** pin-based configuration is shown in the following figure. Figure 3: Pin control RX state The following figure shows the Receive state configured using SPI. Figure 4: SPI control RX state The following figure shows the Transmit state configured through pin. Figure 5: Pin control TX state The following figure shows the Transmit state configured using SPI. Figure 6: SPI control TX state ### 5.4 TX power control The output power for the Transmit state can be configured using either pin control or the SPI interface. **Note:** Gain should not be changed while the device is in the Transmit state. To configure the output power through pins, **MODE** can be used to set TX power control to one of two preset values. Preset values are used to update the TX\_Gain value when **MODE** control changes in the Program state. The same functionality can be achieved by writing to the MODE bit in CONFREGO. Custom preset values can be stored in UICR and selected as default. The following table presents the TX\_Gain initialization functionality. The SPI interface can also be used to control the output power. Before entering the Transmit state, TX Gain is configured by writing the gain value over SPI to register CONFREGO TX\_Gain field. SPI write will always overwrite the initialization value. The Gain word can be set in the same SPI write cycle as TX is enabled from the Program state. Changing **MODE** or the MODE bit in CONFREGO will always trigger a reload of a default value to TX\_Gain. Setting any of these will load POUTB. Clearing any of these will load POUTA. The default value will also be used even if a new value is loaded to TX\_Gain during the SPI write cycle changing the MODE bit. The following table shows TX power control with MODE control and corresponding preset values of TX\_Gain in program state. | MODE | POUTA_SEL | POUTB_SEL | TX_Gain | Description | |------|-----------|-----------|------------|------------------------------------| | 0 | 0 | X | POUTA_PROD | Chip production default value used | | 1 | X | 0 | POUTB_PROD | Chip production default value used | | 0 | 1 | X | POUTA_UICR | End-user default value used | | 1 | X | 1 | POUTB_UICR | End-user default value used | Table 7: TX power control ### 5.5 UICR programming The UICR Program state enables the automated programming sequence for UICR EFUSE cell. The automated programming sequence can be utilized in the following manner. 1. Apply VDD supply voltage using the specifications set in the following table. | Parameter | Min. | Max. | |-----------------|--------|--------| | $V_{DD}$ | 3.45 V | 3.60 V | | T <sub>OP</sub> | 0°C | 85°C | Table 8: EFUSE programming conditions - 2. Enable UICR Program state by writing Enable to field UICR\_EN in register CONFREG1. - 3. Enter UICR Program state by writing Enter to field KEY in register CONFREG1. - 4. Write desired configuration values for POUTB\_SEL and POUTB\_UICR to register CONFREG3. - **5.** Write desired configuration values for POUTA\_SEL and POUTA\_UICR and write a 1 to WR\_UICR in register CONFREG2. - **6.** Wait for 0.5 ms to guarantee successful programming. - 7. Reset the circuit by setting PDN to 0 and then back to 1. The programmed values are now set for register CONFREG2 and CONFREG3. The device can be set to UICR mode to verify programmed values by reading registers CONFREG2 and CONFREG3. ## 6 SPI interface The data transitions for slave in and out (MOSI and MISO) happen on the falling edge of the serial clock (SCK). All SPI transfers are two bytes long. Input data is sampled on the rising edge of SCK, starting with the first rising edge. Therefore, it is required that the first bit is stable on the first rising clock edge of SCK. Common definitions for SPI bus are CPOL = 0 and CPHA = 0. In other words, SPI mode 0. The serial data frame is 16 bits long and consists of three parts in the following transmission order: command (Cmd), address, and data. All fields are sent on MOSI line MSB first. In the event of a write operation, a command is 2 bits long, an address is 6 bits long, followed by 8 bits of data. CSN is active low and it is assumed that it is set to 0 at least half an SCK cycle before the first rising edge of SCK, and then again to logical 1 earliest after half a cycle of 16th SCK falling edge. The following commands are used: - READ, **b10** This command allows reading of registers. The register address to read from is sent after the command. The read data will be clocked out to the MISO line during the data part of the SPI frame. - WRITE, **b11** This command allows writing to registers. The last 8 bits sent on the MOSI line will be written to a register pointed with 6-bit address field. The write command has writeback property. When a register is accessed by the write command to update its value, the previous register value will be written to MISO line in serial format MSB first. SPI timing specification presents the required timings between CSN signal and SCK edge. The following figure shows a configuration example for SPI when writing to register CONFREGO. The WRITE command **b11** is written to the command field. The first bit on the MOSI line shall be set to its value (in this case to 1) before the first rising edge of SCK occurs, since Cmd is read on the rising edge of the first and second SCK cycle. SCK rising edges 3 to 8 are used to read the address field and 9 to 16 read the data field. Register CONFREGO writeback data is written on the MISO line starting on the falling edge of cycle 8 so that cycle 9 to 16 rising edges can be used to read in MISO data on the Master side. Guaranteed settling time for the first read bit before the cycle 9 falling edge can be found in SPI timing specification. Functionality of the read operation is similar to writeback, meaning that read data is written to the MISO line starting on the cycle 8 falling edge when the read command is given in the Cmd field. An overview of register address space and accessibility of registers in different operation states is found in SPI timing. The detailed register map is given in the Register interface on page 20. Figure 7: SPI write configuration example | Register | Function | Accessible via SPI in the following states | |---------------------------------|-------------------------------------------------------|--------------------------------------------| | CONFREG0 | TX state control and TX gain control in Program state | PG, RX, TX, UICR | | CONFREG1 | RX state control and RX gain control in Program state | PG, RX, TX, UICR | | CONFREG2, CONFREG3 | UICR programming interface registers | UICR | | PARTNUMBER,<br>HW_REVISION[7:4] | Part number, hardware revision | PG | | HW_ID0, HW_ID1 | Hardware ID | PG | Table 9: Register overview and accessibility in different operation states # 7 Electrical specification The device is calibrated at 25°C to VDD = 3.0 V. Unless otherwise stated, the following conditions apply: - VDD = 3.0 V - Z<sub>L</sub> = 50 Ω - P<sub>IN\_TRX</sub> = 0 dBm ## 7.1 Electrical specification ### 7.1.1 Current consumption | Symbol | Description | Min. | Тур. | Max. | Units | |-----------------------|---------------------------|------|------|------|-------| | I <sub>PD</sub> | State: PD | | 45 | | nA | | $I_{PG}$ | State: PG | | 0.7 | | mA | | I <sub>RX</sub> | State: RX | | 2.9 | | mA | | I <sub>TX_10dBm</sub> | State: TX | | 38 | | mA | | | P <sub>OUT</sub> = 10 dBm | | | | | | I <sub>TX_20dBm</sub> | State: TX | | 110 | | mA | | | P <sub>OUT</sub> = 20 dBm | | | | | #### 7.1.2 RX | Symbol | Description | Min. | Тур. | Max. | Units | |------------------------|-----------------------------------------------------------------|------|-------|------|-------| | f | Operating frequency range | 2360 | | 2500 | MHz | | $G_RX$ | Gain | | | | dB | | NF <sub>RX</sub> | Noise figure | | 2.7 | | dB | | IMD3 <sub>-50dBm</sub> | Two tone IMD at -50 dBm | | -109 | | dBm | | | Two tone CW, f0: 2440 MHz, f1: +/- 3 MHz, f2: +/- 6 MHz | | | | | | IMD3 <sub>-30dBm</sub> | Two tone IMD at -30 dBm | | -75 | | dBm | | | Two tone CW, f0: 2440 MHz, f1: +/- 3 MHz, f2: +/- 6 MHz | | | | | | H2 <sub>RX</sub> | Harmonic 2nd (CW, -10 dBm) | | -20 | | dBm | | H3 <sub>RX</sub> | Harmonic 3rd (CW, -10 dBm) | | -17 | | dBm | | S <sub>11_ANTdB</sub> | ANT port input reflection (over input frequency, 50 $\Omega$ ) | | -7 | | dB | | S <sub>22_TRXdB</sub> | TRX port output reflection (over input frequency, 50 $\Omega$ ) | | -12.0 | | dB | | P <sub>MAX,RX</sub> | Maximum output power (at TRX, P <sub>IN</sub> = 0 dBm) | | 2.5 | 5.0 | dBm | #### 7.1.3 TX | Symbol | Description | Min. | Тур. | Max. | Units | |------------------|-----------------------------------------------|------|------|------|-------| | f | Operating frequency range | 2360 | | 2500 | MHz | | P <sub>SAT</sub> | Saturated output power; GFSK/OQPSK modulation | | 21.5 | | dBm | | G <sub>TX</sub> | Power Gain | | 20 | | dB | | Symbol | Description | Min. | Тур. | Max. | Units | |-----------------------|-------------------------------------------------------------|------|------|------|-------| | T <sub>carrier</sub> | Carrier switching time | | | 1 | μs | | | P <sub>OUT</sub> from -30 dBm to +20 dBm | | | | | | P <sub>SPUR2MHz</sub> | In-band spurious emissions 2 MHz (GFSK/OQPSK) | | | -26 | dBm | | P <sub>SPUR3MHz</sub> | In-band spurious emissions 3 MHz (GFSK/OQPSK) | | | -36 | dBm | | H2, H3 | Harmonic, 2nd, 3rd; RBW = 1.0 MHz | | | -42 | dBm | | S <sub>11_TRXdB</sub> | Input reflection at TRX pin (over input frequency range, 50 | | -10 | | dB | | | Ω) | | | | | | VSWR <sub>STB</sub> | Unconditionally stable | | | | - | | VSWR <sub>RGN</sub> | No permanent damage (load 10:1, all phase angles) | | | | - | | PAE | Power Added Efficiency | | 32 | | % | ## 7.1.4 SPI timing specification | Symbol | Description | Min. | Тур. | Max. | Units | |------------------------|------------------------------------------------------------|------|------|------|-------| | T <sub>SCK</sub> | SCK clock period (50% duty cycle) | 112 | 125 | | ns | | T <sub>CSN-SCK1</sub> | CSN lead time | 62.5 | | | ns | | | Time from CSN set to 0 to first rising edge at SCK | | | | | | T <sub>SCK16-CSN</sub> | CSN trail time | 62.5 | | | ns | | | Time from 16th falling edge at SCK to CSN set to 1 | | | | | | T <sub>CSN</sub> | CSN idle time | 125 | | | ns | | | Time required between consecutive transmissions | | | | | | T <sub>S_MISO</sub> | MISO settling time | 30 | | | ns | | | Guaranteed settling margin for MISO before 9th rising edge | | | | | | | at SCK | | | | | ## 7.2 Typical characteristics The following figure shows the TX output power control behavior for typical conditions. Figure 8: TX gain control behavior The following figure shows the relationship between TX gain and current consumption. Figure 9: TX gain and current consumption The following figure shows the TX gain over operating frequency for typical conditions, with TX gain set to 20 dB. Figure 10: TX gain over operating frequency # 8 Register interface ## 8.1 Registers | Base address | Peripheral | Instance | Description | Configuration | |--------------|------------|----------|--------------------|---------------| | 0x00000000 | REGIF | REGIF | Register interface | | Table 10: Instances | Register | Offset | Description | |-------------|--------|--------------------------| | CONFREG0 | 0x0 | Configuration register 0 | | CONFREG1 | 0x1 | Configuration register 1 | | CONFREG2 | 0x2 | Configuration register 2 | | CONFREG3 | 0x3 | Configuration register 3 | | PARTNUMBER | 0x14 | | | HW_REVISION | 0x15 | | | HW_ID0 | 0x16 | | | HW_ID1 | 0x17 | | Table 11: Register overview #### 8.1.1 CONFREGO Address offset: 0x0 Configuration register 0 | Bit r | number | | | 7 6 5 4 3 2 | 2 1 0 | |-------|------------|---------|---|----------------------------------------------------------|-------| | ID | | | | ССССС | СВА | | Rese | et 0x00 | | | 0 0 0 0 0 0 | 0 0 | | ID | | | | | | | Α | RW TX_EN | | | TX enable | | | | | Disable | 0 | TX mode disabled | | | | | Enable | 1 | TX mode enabled | | | В | RW MODE | | | Select preset value of TX output power. | | | | | 0 | 0 | TX_Gain = POUTA | | | | | 1 | 1 | TX_Gain = POUTB | | | С | RW TX_GAIN | | | TX gain control (0: minimum, 31: maximum) | | | | | | | EFUSE value loaded at reset. Initialized with value from | | | | | | | POUTA or POUTB. See CONFREG2 and CONFREG3. | | #### 8.1.2 CONFREG1 Address offset: 0x1 4446\_194 v1.0 Configuration register 1 | Bit nu | ımber | | | | 7 | 6 | 5 | 4 | 3 2 | 1 | 0 | |--------|------------|---------|----|--------------------------------------------|---|---|---|---|-----|---|---| | ID | | | | | Ε | Ε | Ε | Ε | C | : | Α | | Reset | 0x00 | | | | 0 | 0 | 0 | 0 | 0 0 | 0 | 0 | | ID | | | | | | | | | | | | | Α | RW RX_EN | | | RX enable | | | | | | | | | | | Disable | 0 | RX mode disabled | | | | | | | | | | | Enable | 1 | RX mode enabled | | | | | | | | | С | RW UICR_EN | | | UICR program mode enable | | | | | | | | | | | Disable | 0 | | | | | | | | | | | | Enable | 1 | | | | | | | | | | E | RW KEY | | | UICR program mode enter/leave key | | | | | | | | | | | Enter | 15 | Set to 0xF when enabling UICR program mode | | | | | | | | | | | Leave | 0 | Set to 0x0 when leaving UICR program mode | | | | | | | | #### 8.1.3 CONFREG2 Address offset: 0x2 Configuration register 2 | Rit n | umber | | | | 7 | 6 | 5 | 1 | 3 . | 2 - | 1 0 | |-------|------------------------------------------------------|---|---|----------------------------------------------------------------------------------------------|---|---|---|---|-----|-----|-----| | DICT | unibei | | | | | U | | - | υ. | ۷. | . 0 | | ID | | | | | D | | В | Α | Α , | A A | A A | | Rese | Acce Field Value ID Value RW POUTA_UICR RW POUTA_SEL | | | | 0 | 0 | 0 | 0 | 0 ( | 0 ( | 0 | | ID | | | | | | | | | | | | | Α | RW POUTA_UICR | | | User defined initialization value for POUTA (0: minimum - PA | | | | | | | | | | | | | disabled, 31: maximum) | | | | | | | | | В | RW POUTA_SEL | | | | | | | | | | | | | | 0 | 0 | TX_Gain initialized with POUTA_PROD (20 dBm +/- 0.5 dB) | | | | | | | | | | | 1 | 1 | TX_Gain initialized with POUTA_PROD (20 dBm +/- 0.5 dB) TX_Gain initialized with POUTA_UICR | | | | | | | | | D | RW WR_UICR | | | Write UICR memory | | | | | | | | | | | 0 | 0 | EFUSE idle | | | | | | | | | | | 1 | 1 | EFUSE write | | | | | | | | #### 8.1.4 CONFREG3 Address offset: 0x3 Configuration register 3 | Bit r | umber | | | | 7 | 6 | 5 4 | 4 3 | 3 2 | 1 | 0 | |-------|---------------|---|---|---------------------------------------------------------|-------|-----|-------|-----|-----|---|---| | ID | | | | | | | В | Δ Δ | 4 A | Α | Α | | Rese | t 0x00 | | | | 0 | 0 | 0 ( | 0 0 | 0 | 0 | 0 | | ID | | | | | | | | | | | | | Α | RW POUTB_UICR | | | User defined initialization value for POUTB (0: n | ninin | nun | n - P | Α | | | | | | | | | disabled, 31: maximum) | | | | | | | | | В | RW POUTB_SEL | | | | | | | | | | | | | | 0 | 0 | TX_Gain initialized with POUTB_PROD (10 dBm +/- 1.5 dB) | | | | | | | | | | | 1 | 1 | TX_Gain initialized with POUTB_UICR | | | | | | | | #### 8.1.5 PARTNUMBER Address offset: 0x14 | Bit n | umb | per | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 0 | |-------|-------|------------|-------|------|----------------------------|---|---|---|---|---|---|-----| | ID | | | | | | | Α | Α | Α | Α | Α | АА | | Rese | et Ox | FF | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 1 | | ID | | | | | | | | | | | | | | Α | R | PARTNUMBER | | | Part identification number | | | | | | | | | | | | 21540 | 0x0C | nRF21540 | | | | | | | | ### 8.1.6 HW\_REVISION Address offset: 0x15 | | | QD | 0x2 | QFN16 | | | | | | | | | |-------|---------------|----|-----|------------------|---|---|---|---|-----|-----|---|---| | В | R HW_REVISION | | | HW revision code | | | | | | | | | | ID | | | | | | | | | | | | | | Rese | eset 0xFF | | | | 1 | 1 | 1 | 1 | 1 1 | . 1 | 1 | | | ID | | | | | | | В | В | В | | | | | Bit n | umber | | | | | 7 | 6 | 5 | 4 | 3 2 | 1 | 0 | ## 8.1.7 HW\_ID0 Address offset: 0x16 | Bit n | umber | | | | 7 6 5 4 3 2 1 0 | |-------|----------|------|------|------------------|-----------------| | ID | | | | | A A A A A A A | | Rese | et OxFF | | | | 1 1 1 1 1 1 1 1 | | ID | | | | | | | Α | R HW_ID0 | | | Hardware ID, MSB | | | | | AAF0 | 0x01 | | | ### 8.1.8 HW\_ID1 Address offset: 0x17 | Bit n | umber | | | | 7 6 5 4 3 2 1 0 | |-------|----------|------|------|------------------|-----------------| | ID | | | | | A A A A A A A | | Rese | t OxFF | | | | 1 1 1 1 1 1 1 1 | | ID | | | | | | | Α | R HW_ID1 | | | Hardware ID, LSB | | | | | AAF0 | 0x9B | | | ## 9 Hardware and layout ## 9.1 Pin assignments The pin assignment figure and tables describe the pinouts for the device. There are also recommendations for how the GPIO pins should be configured, in addition to any usage restrictions. Figure 11: QFN16 pin assignments, top view | Pin<br>number | Pin name | Туре | Description | |---------------|----------|-------------|-------------------------------------------------| | 1 | vss | Power | Ground | | 2 | ANT1 | RF I/O | First antenna interface | | 3 | ANT2 | RF I/O | Second antenna interface | | 4 | MODE | Digital IN | TX power mode control | | 5 | VDD | Power | Supply voltage | | 6 | VDD | Power | Supply voltage | | 7 | RX_EN | Digital IN | RX mode enable | | 8 | ANT_SEL | Digital IN | Antenna select | | 9 | TX_EN | Digital IN | TX mode enable | | 10 | TRX | RF IO | Transceiver interface | | 11 | PDN | Digital IN | Power-down, active low | | 12 | SCK | Digital IN | SPI clock | | | | | Connect to VSS if SPI interface is not used | | 13 | MOSI | Digital IN | SPI data in | | | | | Connect to VSS if SPI interface is not used | | 14 | MISO | Digital OUT | SPI data out | | | | | Leave unconnected if SPI interfaces is not used | | 15 | CSN | Digital IN | SPI chip select, active low | | | | | Connect to VDD if SPI interface is not used | | 16 | vss | Power | Ground | | DAP | vss | Power | Ground | Table 12: Pin assignments ## 9.2 Mechanical specifications The mechanical specifications for the package shows the dimensions in millimeters. ### 9.2.1 QFN 4 x 4 mm package Dimensions in millimeters for the QFN 4 x 4 mm package. Figure 12: QFN 4 x 4 mm package | | Α | A1 | А3 | b | D | E | D2 | E2 | е | K | L | |------|------|-------|-------|------|---|---|------|------|------|---|------| | Min. | 8.0 | 0 | | 0.25 | | | 2.55 | 2.55 | | | 0.35 | | Nom. | 0.85 | 0.035 | 0.203 | 0.3 | 4 | 4 | 2.65 | 2.65 | 0.65 | | 0.4 | | Max. | 0.9 | 0.05 | | 0.35 | | | 2.75 | 2.75 | | | 0.45 | Table 13: QFN dimensions in millimeters ## 9.3 Reference circuitry The reference circuitry schematic shows the application schematic. Figure 13: Reference circuitry schematic The following table lists the recommended and tested component types and values. NORDIC | Designator | Value | Description | Footprint | |------------|---------------|---------------------------------------------|-----------| | C1 | 1.0 pF | Capacitor, NPO, ±5% | 0201 | | C2, C4 | 1.2 pF | Capacitor, NPO, ±5% | 0201 | | C3, C5 | N.C. | | 0201 | | C6 | 100 nF | Capacitor, X7S, ±10% | 0201 | | C7 | 10 μF | Capacitor, X7S, ±20% | 0603 | | L1, L2 | 1.9 nH | High frequency chip inductor ±5% | 0201 | | U1 | nRF21540-QDAA | Radio front-end /range extender for 2.4 GHz | QFN-16 | Table 14: Bill of material for QFN16 # 10 Recommended operating conditions The operating conditions are the physical parameters that the chip can operate within. | Symbol | Parameter | Notes | Min. | Nom. | Max. | Units | |-------------------|-----------------------------|------------------------------------------|------------------|------|----------------|-------| | VDD | Main supply voltage/battery | Functional range | 1.7 | 3.0 | 3.6 | V | | V <sub>IH</sub> | Digital input high | SPI, PDN, ANT_SEL | $0.7~V_{VDD}$ | | $V_{VDD}$ | V | | V <sub>IL</sub> | Digital input low | SPI, PDN, ANT_SEL | $V_{\text{VSS}}$ | | $0.3\ V_{VDD}$ | V | | F <sub>SCK</sub> | SPI clock frequency | Exceeding may cause SPI malfunction | | 8 | 8.9 | MHz | | C <sub>MISO</sub> | MISO load capacitance | Exceeding may cause SPI read malfunction | | | 50 | pF | | T <sub>OP</sub> | Operating temperature range | Board temperature, 1 mm from the package | -40 | +25 | +105 | °C | | $Z_L$ | Load impedance | | | 50 | | Ω | Table 15: Recommended operating conditions ## 11 Absolute maximum ratings Maximum ratings are the extreme limits to which the chip can be exposed to for a limited amount of time without permanently damaging it. Exposure to absolute maximum ratings for prolonged periods of time may affect the reliability of the device. | Pin | Note | Min. | Max. | Unit | |---------------------|-------------------------------------------------|------|-----------|------| | VDD | Supply voltage | 0 | 3.6 | V | | VSS | Supply voltage | | 0 | V | | V <sub>I/O</sub> | Digital I/O pin voltage VDD ≤ 3.6 V | -0.3 | VDD + 0.3 | V | | P <sub>IN_TRX</sub> | RF I/O pin input power CW, Transmit mode | | +5 | dBm | | P <sub>IN_ANT</sub> | RF I/O pin input power CW, Receive/Program mode | | +15 | dBm | Table 16: Pin voltage | | Note | Min. | Max. | Unit | |------------------------------|----------------------------|------|------|------| | Storage temperature | | -40 | 125 | °C | | Reflow soldering temperature | IPC/JEDEC J-STD-020 | | 260 | °C | | MSL | Moisture sensitivity level | | | | | ESD HBM | Human Body Model | | 1 | kV | | ESD CDM | Charged Device Model | | 2 | kV | Table 17: Environmental # 12 Ordering information This chapter contains information on IC marking, ordering codes, and container sizes. ## 12.1 Package marking The nRF21540 package is marked as shown in the following figure. | N | 2 | 1 | 5 | 4 | 0 | |-----------------------------------------------------------------------------------------------------------|----|---------------------------------------------------------------------|----|-------------------------------|---------| | <p< td=""><td>P&gt;</td><td><v< td=""><td>V&gt;</td><td><h></h></td><td><p></p></td></v<></td></p<> | P> | <v< td=""><td>V&gt;</td><td><h></h></td><td><p></p></td></v<> | V> | <h></h> | <p></p> | | <y< td=""><td>Y&gt;</td><td><w< td=""><td>W&gt;</td><td><l< td=""><td>L&gt;</td></l<></td></w<></td></y<> | Y> | <w< td=""><td>W&gt;</td><td><l< td=""><td>L&gt;</td></l<></td></w<> | W> | <l< td=""><td>L&gt;</td></l<> | L> | Figure 14: Package marking #### 12.2 Box labels The following figures show the box labels used for nRF21540. Figure 15: Inner box label Figure 16: Outer box label ### 12.3 Order code The following are the order codes and definitions for nRF21540. Figure 17: Order code | Abbreviation | Definition and implemented codes | |-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | N21/nRF21 | nRF21 series product | | 540 | Part code | | <pp></pp> | Package variant code | | <vv></vv> | Function variant code | | <h><p><f></f></p></h> | Build code H - Hardware version code P - Production configuration code (production site, etc.) F - Firmware version code (only visible on shipping container label) | | <yy><ww><ll></ll></ww></yy> | Tracking code YY - Year code WW - Assembly week number LL - Wafer lot code | | <cc></cc> | Container code | Table 18: Abbreviations ## 12.4 Code ranges and values Defined here are the nRF21540 code ranges and values. | <pp></pp> | Package | Size (mm) | Pin/Ball count | Pitch (mm) | |-----------|---------|-----------|----------------|------------| | QD | QFN | 4 x 4 | 16 | 0.65 | Table 19: Package variant codes | <vv></vv> | Description | |-----------|--------------------| | AA | Production variant | Table 20: Function variant codes | <h></h> | Description | |---------|----------------------------------------------------| | [A Z] | Hardware version/revision identifier (incremental) | Table 21: Hardware version codes | <p></p> | Description | |---------|---------------------------------------------| | [09] | Production device identifier (incremental) | | [A Z] | Engineering device identifier (incremental) | Table 22: Production configuration codes | <f></f> | Description | |------------|------------------------------------------| | [A N, P Z] | Version of preprogrammed firmware | | [0] | Delivered without preprogrammed firmware | Table 23: Production version codes | <yy></yy> | Description | |-----------|-------------------------------| | [1699] | Production year: 2016 to 2099 | Table 24: Year codes | <ww></ww> | Description | |-----------|--------------------| | [152] | Week of production | Table 25: Week codes | <ll></ll> | Description | |-----------|---------------------------------| | [AA ZZ] | Wafer production lot identifier | Table 26: Lot codes | <cc></cc> | Description | |-----------|-------------| | R7 | 7" Reel | | R | 13" Reel | Table 27: Container codes ## 12.5 Product options Defined here are the nRF21540 product options. | Order code | MOQ <sup>1</sup> | Comment | |------------------|------------------|-------------------------------| | nRF21540-QDAA-R | 4000 pcs | Availability to be announced. | | nRF21540-QDAA-R7 | 1500 pcs | | Table 28: nRF21540 order codes <sup>&</sup>lt;sup>1</sup> Minimum Ordering Quantity ## 13 Legal notices By using this documentation you agree to our terms and conditions of use. Nordic Semiconductor may change these terms and conditions at any time without notice. #### **Liability disclaimer** Nordic Semiconductor ASA reserves the right to make changes without further notice to the product to improve reliability, function, or design. Nordic Semiconductor ASA does not assume any liability arising out of the application or use of any product or circuits described herein. Nordic Semiconductor ASA does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. If there are any discrepancies, ambiguities or conflicts in Nordic Semiconductor's documentation, the Product Specification prevails. Nordic Semiconductor ASA reserves the right to make corrections, enhancements, and other changes to this document without notice. #### Life support applications Nordic Semiconductor products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Nordic Semiconductor ASA customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Nordic Semiconductor ASA for any damages resulting from such improper use or sale. #### RoHS and REACH statement Refer to www.nordicsemi.com for complete hazardous substance reports, material composition reports, and latest version of Nordic's RoHS and REACH statements. #### **Trademarks** All trademarks, service marks, trade names, product names, and logos appearing in this documentation are the property of their respective owners. #### Copyright notice © 2019 Nordic Semiconductor ASA. All rights are reserved. Reproduction in whole or in part is prohibited without the prior written permission of the copyright holder. COMPANY WITH QUALITY SYSTEM CERTIFIED BY DNV GL = ISO 9001 =